DocumentCode :
39569
Title :
Area-efficient method to approximate two minima for LDPC decoders
Author :
Jaehwan Jung ; Youngjoo Lee ; In-Cheol Park
Author_Institution :
Dept. of Electr. Eng., KAIST, Daejeon, South Korea
Volume :
50
Issue :
23
fYear :
2014
fDate :
11 6 2014
Firstpage :
1701
Lastpage :
1702
Abstract :
A simple yet effective method is proposed to reduce the hardware complexity of min-sum-based low-density parity-check (LDPC) decoders. The proposed method finds the second minimum from the last four candidates of the first minimum, and can be implemented with only a few hardware components. In the case of 64 inputs, the proposed method reduces the comparators and 2-to-1 multiplexers by 48 and 64% compared to the conventional method that finds two exact minima.
Keywords :
approximation theory; comparators (circuits); multiplexing equipment; parity check codes; area efficient method; comparators; hardware complexity; hardware components; min-sum-based LDPC decoders; multiplexers; two minima approximation;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.1549
Filename :
6954794
Link To Document :
بازگشت