DocumentCode :
396440
Title :
A time-interleaved switched-capacitor band-pass delta-sigma modulator
Author :
Kwon, Minho ; Lee, Jungyoon ; Han, Gunhee
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume :
1
fYear :
2003
fDate :
25-28 May 2003
Abstract :
A band-pass delta-sigma modulator (BPDSM) is a key building block of a digital intermediate frequency (IF) of a wireless communication. A BPDSM is difficult to implement with switched-capacitor (SC) circuits at high IF frequencies due to the high clock rate requirement. This paper proposes a time-interleaved (TI) SC BPDSM architecture that can operate at higher frequency than the conventional BPDSM architecture. The proposed 5-stage TI architecture with recursive feedback loop provides a reduction in the clock frequency requirement by a factor of 5 and relieves the settling time requirement to one-fourth of what the same period. The test chip was designed and fabricated for a 30 MHz IF system with a 0.35-μm CMOS process. The measured peak SNR for a 200-kHz bandwidth is 63 dB while dissipating 75 mW and occupying 1.3 mm2.
Keywords :
CMOS integrated circuits; circuit feedback; delta-sigma modulation; switched capacitor networks; 0.35 micron; 200 kHz; 30 MHz; 75 mW; BPDSM; CMOS; IF system; band-pass delta-sigma modulator; clock rate; digital intermediate frequency; recursive feedback loop; settling time requirement; switched-capacitor band-pass delta-sigma modulator; CMOS process; Clocks; Communication switching; Delta modulation; Digital modulation; Feedback loop; Frequency; Switching circuits; System testing; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205720
Filename :
1205720
Link To Document :
بازگشت