DocumentCode :
396443
Title :
Mismatch-based timing errors in current steering DACs
Author :
Doris, Konstantinos ; Van Roermund, Arthur ; Leenaerts, Domine
Author_Institution :
Eindhoven Univ. of Technol., Netherlands
Volume :
1
fYear :
2003
fDate :
25-28 May 2003
Abstract :
Current Steering Digital-to-Analog Converters (CS-DAC) are important ingredients in many high-speed data converters. Various types of timing errors such as mismatch based timing errors limit broad-band performance. A framework of timing errors is presented here and it is used to analyze these errors. The extracted relationship between performance, block requirements and architecture (e.g segmentation) gives insight on design tradeoffs in Nyquist DACs and multi-bit current-based ΣΔ Modulators.
Keywords :
digital-analogue conversion; sigma-delta modulation; Nyquist DAC; current steering digital-to-analog converter; high-speed data converter; mismatch timing error; multi-bit current sigma-delta modulator; segmentation architecture; Circuits; Clocks; Data mining; Decoding; Error analysis; Sampling methods; Semiconductor device noise; Signal generators; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205729
Filename :
1205729
Link To Document :
بازگشت