DocumentCode :
396554
Title :
Architecture-aware low-density parity-check codes
Author :
Mansour, Mohammad M. ; Shanbhag, Naresh
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
Volume :
2
fYear :
2003
fDate :
25-28 May 2003
Abstract :
A high-throughput memory-efficient decoder architecture for architecture-aware low-density parity-check (LDPC) codes is proposed based on a novel turbo-decoding algorithm. The architecture benefits from various optimizations at the code-design, decoding algorithm, and decoder architecture levels. The interconnect complexity and memory overhead problems of current decoder implementations are reduced by designing structured or architecture-aware LDPC codes and employing a new turbo-decoding algorithm. An efficient memory architecture coupled with a scalable and dynamic transport network for storing and routing messages are proposed. Simulations demonstrate that the proposed architecture attains a throughput of 1.92 Gbits/s for a frame length of 2304 bits, and achieves savings of 89.13 % and 62.80 % in power consumption and silicon area over state-of-the-art, with a reduction of 60.5 % in interconnect wires.
Keywords :
decoding; memory architecture; parity check codes; turbo codes; 1.92 Gbit/s; architecture-aware low-density parity-check code; decoder architecture; design optimization; interconnect complexity; memory architecture; message passing; scalable dynamic transport network; turbo decoding algorithm; Algorithm design and analysis; Bipartite graph; Decoding; Energy consumption; Memory architecture; Parity check codes; Routing; Sparse matrices; Throughput; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205886
Filename :
1205886
Link To Document :
بازگشت