DocumentCode :
396986
Title :
Package stacking in SMT for 3D PCB assembly
Author :
Geiger, David ; Shangguan, Dongkai ; Tam, Samuel ; Rooney, Dan
Author_Institution :
Flextronics, San Jose, CA, USA
fYear :
2003
fDate :
16-18 July 2003
Firstpage :
261
Lastpage :
264
Abstract :
The need for continued miniaturization, functional densification and integration in handheld electronics products provides the strong incentive for printed circuit board (PCB) assembly in three-dimensions (3D). One way to accomplish 3D assembly is through the use of die stacking in chip scale packages (CSP), where the dice are stacked internally in the package. The other way to accomplish 3D assembly is through the use of package stacking. This is the process where two packages are placed on top of each other during the traditional surface mount placement process and then soldered together during the SMT (surface mount technology) reflow. In this paper, package stacking as part of the SMT process is described. The process, materials, and solder joint formation are characterized, and key issues highlighted.
Keywords :
chip scale packaging; electronic products; microassembling; printed circuit manufacture; printed circuits; soldering; stacking; surface mount technology; 3D PCB assembly; SMT; chip scale packages; die stacking; functional densification; handheld electronics products; miniaturization; package stacking; solder joint formation; surface mount placement process; Assembly; Chip scale packaging; Electronics packaging; Integrated circuit packaging; Lead; Semiconductor device packaging; Stacking; Surface-mount technology; Testing; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing Technology Symposium, 2003. IEMT 2003. IEEE/CPMT/SEMI 28th International
ISSN :
1089-8190
Print_ISBN :
0-7803-7933-0
Type :
conf
DOI :
10.1109/IEMT.2003.1225911
Filename :
1225911
Link To Document :
بازگشت