Title :
Improving the interleaved signature instruction stream technique
Author :
Rodríguez, F. ; Campelo, José C. ; Serrano, Juan J.
Author_Institution :
Dept. Informatica de Sistemas y Computadores, Univ. Politecnica de Valencia, Spain
Abstract :
Control flow monitoring using a watchdog processor is a well-known technique to increase the dependability of a microprocessor system. Most approaches embed reference signatures for the watchdog processor into the processor instruction stream creating noticeable memory and performance overheads. A novel embedding signatures technique called interleaved signatures instruction stream has been recently presented. Targeted to processors included into field-programmable devices, its main goal is to reduce the performance penalty produced by the watchdog processor in previous proposals. The work presented here is an improvement of this technique and offers a solution to the memory overhead without sacrificing performance, thus yielding a better overall architecture. We have called this improved technique OSIRIS: another interleaved signature instruction stream.
Keywords :
fault tolerant computing; microprocessor chips; performance evaluation; reduced instruction set computing; security of data; system monitoring; concurrent error detection; control flow monitoring; embed reference signatures; embedding signatures technique; fault tolerance; field-programmable devices; interleaved signatures instruction stream; processor instruction stream; watchdog processor; Computer architecture; Control systems; Error correction; Fault detection; Fault tolerance; Hardware; Intersymbol interference; Microprocessors; Monitoring; Proposals;
Conference_Titel :
Electrical and Computer Engineering, 2003. IEEE CCECE 2003. Canadian Conference on
Print_ISBN :
0-7803-7781-8
DOI :
10.1109/CCECE.2003.1226352