DocumentCode :
397244
Title :
A visual approach to validating system level designs
Author :
Klose, Jochen ; Kropf, Thomas ; Ruf, Jürgen
Author_Institution :
Oldenburg Univ., Germany
fYear :
2002
fDate :
2-4 Oct. 2002
Firstpage :
186
Lastpage :
191
Abstract :
This paper proposes a simulation-based methodology for validation of a system under design in an early phase of development. The key element of this approach is the visual specification, as Live Sequence Charts (LSCs), of the properties to be checked. The LSCs are automatically translated into the input format for the SystemC-based checker engine, which indicates during simulation, if the property is fulfilled or produces a counter-example, if the property is violated. The entire process from the visual property specification to the checking is largely automated, which makes our approach accessible even for users which have not been trained in formal methods.
Keywords :
formal specification; high level synthesis; system-on-chip; SystemC-based checker engine; live sequence charts; simulation-based methodology; system level designs validation; visual approach; visual specification; Analytical models; Automatic programming; Design engineering; Engines; Formal verification; Lead; Permission; System-level design; Visualization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Synthesis, 2002. 15th International Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
1-58113-576-9
Type :
conf
Filename :
1227175
Link To Document :
بازگشت