• DocumentCode
    399568
  • Title

    Multiple scan chain design technique for power reduction during test application in BIST

  • Author

    Ghosh, Debjyoti ; Bhunia, Swarup ; Roy, Kaushik

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
  • fYear
    2003
  • fDate
    3-5 Nov. 2003
  • Firstpage
    191
  • Lastpage
    198
  • Abstract
    The multiple scan chain has been used in DFT (design for test) architectures primarily to reduce test application time. Since power is an emerging problem, in this paper, we present a design technique for multiple scan chains in BIST (built-in self test) to reduce average power dissipation and test application time, while maintaining the fault coverage. First, we partition the scan chain into a set of smaller chains of similar lengths in such a way that the total number of scan transitions in the scan chain is minimized. Then, we use a novel scan re-ordering algorithm in each smaller chain to further reduce the transitions. Experiments on ISCAS´89 benchmarks show up to 46.2% (average 24.4%) power reduction using the proposed technique, compared to the scan partitions given in the RTL description. Unlike previous approaches, our solution is computationally efficient and test-set independent and thus, can be effectively applied to large BIST circuitry.
  • Keywords
    boundary scan testing; built-in self test; design for testability; logic partitioning; logic testing; low-power electronics; BIST; DFT; built-in self test; design for test; fault coverage; low power testing; multiple scan chain design technique; scan chain partitioning; scan transitions; test application time reduction; test power reduction; test-set independent; Application software; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Computer architecture; Design for testability; Power dissipation; System testing; Test pattern generators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Defect and Fault Tolerance in VLSI Systems, 2003. Proceedings. 18th IEEE International Symposium on
  • ISSN
    1550-5774
  • Print_ISBN
    0-7695-2042-1
  • Type

    conf

  • DOI
    10.1109/DFTVS.2003.1250112
  • Filename
    1250112