DocumentCode :
400788
Title :
On the interaction between power-aware FPGA CAD Algorithms
Author :
Lamoureux, Julien ; Wilton, Steven J E
Author_Institution :
Dept. of Electr. & Comput. Eng., British Columbia Univ., Canada
fYear :
2003
fDate :
9-13 Nov. 2003
Firstpage :
701
Lastpage :
708
Abstract :
As Field-Programmable Gate Array (FPGA) power consumption continues to increase, lower power FPGA circuitry, architectures, and Computer-Aided Design (CAD) tools need to be developed. Before designing low-power FPGA circuitry, architectures, or CAD tools, we must first determine where the biggest savings (in terms of energy dissipation) are to be made and whether these savings are cumulative. In this paper, we focus on FPGA CAD tools. Specifically, we describe a new power-aware CAD flow for FPGAs that was developed to answer the above questions. Estimating energy using very detailed post-route power and delay models, we determine the energy savings obtained by our power-aware technology mapping, clustering, placement, and routing algorithms and investigate how the savings behave when the algorithms are applied concurrently. The individual savings of the power-aware technology-mapping, clustering, placement, and routing algorithms were 7.6%, 12.6%, 3.0%, and 2.6% respectively. The majority of the overall savings were achieved during the technology mapping and clustering stages of the power-aware FPGA CAD flow. In addition, the savings were mostly cumulative when the individual power-aware CAD algorithms were applied concurrently with an overall energy reduction of 22.6%.
Keywords :
CAD; delays; field programmable gate arrays; low-power electronics; network routing; software tools; FPGA CAD tools; FPGA power consumption; clustering algorithm; computer aided design; delay models; energy estimation; field programmable gate array; lower power FPGA circuitry design; placement algorithm; power aware FPGA CAD algorithms; power aware technology mapping; routing algorithms; Circuits; Clustering algorithms; Delay estimation; Design automation; Energy consumption; Field programmable gate arrays; Permission; Power dissipation; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2003. ICCAD-2003. International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
1-58113-762-1
Type :
conf
DOI :
10.1109/ICCAD.2003.159755
Filename :
1257886
Link To Document :
بازگشت