DocumentCode
402075
Title
Property refinement techniques for enhancing coverage of formal property verification
Author
Basu, Prasenjit ; Dasgupta, Pallab ; Chakrabarti, P.P. ; Mohan, Chunduri Rama
Author_Institution
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, India
fYear
2004
fDate
2004
Firstpage
109
Lastpage
114
Abstract
Coverage metrics for formal property verification (FPV) are gaining in significance as most chip design companies are adopting formal methods within a predominantly simulation based validation flow. Researchers have observed that typical correctness properties exhibit a low amount of coverage since they check for the absence of invalid runs, rather than the existence of valid runs. In this paper, we show that feedback from FPV can be effectively used to refine an existing specification to obtain better coverage. We propose an interactive methodology for specification refinement, and present formal methods for implementing this methodology.
Keywords
formal specification; formal verification; refinement calculus; chip design; coverage metrics; formal methods; formal property verification; interactive methodology; property refinement techniques; specification refinement; validation flow; Chip scale packaging; Computer science; Computer simulation; Design engineering; Feedback; Specification languages; Strategic planning; Sugar refining; Testing; Writing;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN
0-7695-2072-3
Type
conf
DOI
10.1109/ICVD.2004.1260912
Filename
1260912
Link To Document