DocumentCode :
402079
Title :
Gate sizing and buffer insertion using economic models for power optimization
Author :
Murugavel, Ashok K. ; Ranganathan, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of South Florida, Tampa, FL, USA
fYear :
2004
fDate :
2004
Firstpage :
195
Lastpage :
200
Abstract :
In this paper, we propose new algorithms for gate sizing and buffer insertion that aim at reducing the switched capacitance in gate level circuits. We have formulated the gate sizing and the buffer insertion problems as competitive resource allocation based auction theoretic games and develop solutions based on the Nash equilibrium function. The main contribution of this work is in the application of economic models and game theoretic solutions to logic synthesis problems for power optimization. The gate sizing problem is modeled as a Progressive Second Price (PSP) auction, where the players of the auction (representing the gates) bid for partial delays in each path of the circuit. The PSP auction process attempts to optimize the power consumption of each path in the circuit. The bids supplied by the players are used to determine the allocation for each player in the auction, using a game theoretic formulation. The size of a gate is determined based on its delay allocation. The gate sizing problem can be integrated with buffer insertion for better power optimization and we develop a game theoretic algorithm for combined gate sizing and buffer insertion. Experimental results on MCNC ´91 benchmark circuits indicate that the proposed algorithms provide better power optimization than similar approaches in the literature, and are comparable in terms of run times.
Keywords :
capacitance; circuit optimisation; delays; game theory; logic design; logic gates; Nash equilibrium function; benchmark circuits; buffer insertion; game theoretic algorithm; gate level circuits; gate sizing; logic synthesis; partial delays; power consumption; power optimization; progressive second price auction; resource allocation; switched capacitance; Capacitance; Circuit synthesis; Delay; Energy consumption; Game theory; Logic; Nash equilibrium; Power generation economics; Resource management; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1260924
Filename :
1260924
Link To Document :
بازگشت