DocumentCode :
403516
Title :
Scan power minimization through stimulus and response transformations
Author :
Sinanoglu, Ozgur ; Orailoglu, Alex
Author_Institution :
Dept. of Comput. Sci. & Eng., California Univ., San Diego, CA, USA
Volume :
1
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
404
Abstract :
Scan-based cores impose considerable test power challenges due to excessive switching activity during shift cycles. The consequent test power constraints force SOC designers to sacrifice parallelism among core tests, as exceeding power thresholds may damage the chip being tested. Reduction of test power for SOC cores can thus increase the number of cores that can be tested in parallel, improving significantly SOC test application time. In this paper, we propose a scan chain modification technique that inserts logic gates on the scan path. The consequent beneficial test data transformations are utilized to reduce the scan chain transitions during shift cycles and hence test power. We introduce a matrix band algebra that models the impact of logic gate insertion between scan cells on the test stimulus and response transformations realized. As we have successfully modeled the response transformations as well, the methodology we propose is capable of truly minimizing the overall test power. The test vectors and responses are analyzed in an intertwined manner, identifying the best possible scan chain modification, which is realized at minimal area cost. Experimental results justify the efficacy of the proposed methodology as well.
Keywords :
boundary scan testing; integrated circuit testing; logic testing; system-on-chip; SOC cores; SOC designers; SOC test application time; data transformations; logic gates; matrix band algebra; parallelism; power thresholds; response transformations; scan chain modification technique; scan power minimization; scan-based cores; shift cycles; stimulus; switching activity; test power; Algebra; Computer science; Inverters; Logic functions; Logic gates; Logic testing; Matrices; Parallel processing; Power dissipation; Power engineering and energy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1268880
Filename :
1268880
Link To Document :
بازگشت