• DocumentCode
    403527
  • Title

    A scalable ODC-based algorithm for RTL insertion of gated clocks

  • Author

    Babighian, Pietro ; Benini, Luca ; Macii, Enrico

  • Author_Institution
    Politecnico di Torino, Italy
  • Volume
    1
  • fYear
    2004
  • fDate
    16-20 Feb. 2004
  • Firstpage
    500
  • Abstract
    This paper describes a new automatic clock-gating extraction working at the RT-level. The key features of our approach are: (i) seamless merging with existing industrial design flows and commercial tools; (ii) high scalability to deal with large circuits; (iii) improved quality of results with respect to available commercial tools; (iv) smaller and well-controlled overhead in speed and area. Experimental results, on a set of industrial RTL designs, demonstrate the viability and practical impact of our approach.
  • Keywords
    circuit optimisation; clocks; integrated circuit design; low-power electronics; power integrated circuits; RTL insertion; automatic clock-gating extraction; clock gating; digital circuit design; dynamic power management; industrial RTL designs; industrial design flows; large circuits; observability-don´t-care; power optimization; register-transfer level; scalable ODC-based algorithm; Algorithm design and analysis; Automatic testing; Clocks; Design automation; Europe;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
  • ISSN
    1530-1591
  • Print_ISBN
    0-7695-2085-5
  • Type

    conf

  • DOI
    10.1109/DATE.2004.1268895
  • Filename
    1268895