DocumentCode :
403566
Title :
STEPS: experimenting a new software-based strategy for testing SoCs containing P1500-compliant IP cores
Author :
Benabdenbi, M. ; Greiner, A. ; Pêcheux, F. ; Viaud, E. ; Tuna, M.
Author_Institution :
Dept. ASIM, LIP6 Lab., Paris, France
Volume :
1
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
712
Abstract :
This paper presents STEPS, an innovative software-based approach for testing P1500-compliant SoCs. STEPS is based on the concept that the ATE is not considered as an initiator applying vectors to the SoC test pins but rather as a target, a huge repository of 32-bits test data and control commands. The ATE is connected to the functional SoC external RAM controller interface. The only additional test component in the SoC is a P1500 test processor that converts test data into serial P1500 streams. This paper applies the STEPS methodology to SoCs containing a VCI-compliant interconnect, a microprocessor, P1500-compliant IP cores and an external RAM controller interface. Using the ITC02 SoC benchmarks, a comparison is done between the STEPS architecture and a classical bus-based strategy.
Keywords :
automatic test equipment; integrated circuit testing; microprocessor chips; random-access storage; system-on-chip; IP cores; ITC02 SoC benchmarks; P1500 test processor; P1500-compliant SoC; RAM controller interface; STEPS; SoC testing; VCI-compliant interconnect; serial P1500 streams; Automatic testing; Benchmark testing; Control systems; Frequency; Microprocessors; Read-write memory; Software testing; Switches; System buses; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1268943
Filename :
1268943
Link To Document :
بازگشت