DocumentCode :
403569
Title :
Sizing and characterization of leakage-control cells for layout-aware distributed power-gating
Author :
Babighian, Pietro ; Benini, Luca ; Macii, Enrico
Author_Institution :
Politecnico di Torino, Italy
Volume :
1
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
720
Abstract :
This paper proposes a methodology for sleep transistor sizing for usage in a novel, single-threshold leakage cut-off approach, where power gating cells are distributed row-by-row in a fully placed circuit. Sizing equations are obtained by performing SPICE simulations for a 130nm technology. Furthermore, the layout of a test case is considered and power and delay values are extracted in order to demonstrate the practical impact of our solution.
Keywords :
SPICE; delays; integrated circuit design; leakage currents; low-power electronics; transistors; 130 nm; SPICE simulations; distributed power-gating; layout-aware power-gating; leakage-control cells; power-gating cells; single-threshold leakage cut-off; sizing equations; sleep transistor sizing; Automatic testing; Design automation; Europe;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1268947
Filename :
1268947
Link To Document :
بازگشت