DocumentCode :
403582
Title :
Crosstalk minimization in logic synthesis for PLA
Author :
Liu, Yi-Yu ; Wang, Kuo-Hua ; Hwang, TingTing
Author_Institution :
Dept of Comput. Sci., Tsing Hua Univ., Hsinchu, Taiwan
Volume :
2
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
790
Abstract :
We propose a maximum crosstalk minimization algorithm taking logic synthesis into consideration for PLA structure. To minimize the crosstalk, technique of permuting wire is used which includes the following steps. First, product lines are partitioned into long set and short set, and then product lines in long set and short set are interleaved. By interleaving algorithm, an upper bound on the maximum coupling capacitance of the product lines can be derived. Then, we take advantage of crosstalk immunity of product lines in long set to further reduce the maximum crosstalk effect of the PLA. Finally, synthesis techniques such as local transformation and global transformation are taken into consideration to search for a better result. The experiments demonstrate that our algorithm can effectively minimize the maximum crosstalk effect of a circuit by 48% as compared with the original area-minimized PLA without crosstalk minimization.
Keywords :
crosstalk; logic circuits; logic design; programmable logic arrays; PLA structure; coupling capacitance; crosstalk minimization algorithm; global transformation; local transformation; logic synthesis; product lines; programmable logic array; Capacitance; Computer science; Coupling circuits; Crosstalk; Interleaved codes; Minimization methods; Partitioning algorithms; Programmable logic arrays; Upper bound; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1268976
Filename :
1268976
Link To Document :
بازگشت