Title :
Automated, accurate macromodelling of digital aggressors for power/ground/substrate noise prediction
Author :
Wang, Zhe ; Murgai, Rajeev ; Roychowdhury, Jaijeet
Author_Institution :
Dept. of Electr. & Comput. Eng., Minnesota Univ., Minneapolis, MN, USA
Abstract :
Noise analysis and power distribution network reliability assessment is extremely important in deep sub-micron digital and mixed-signal circuit design. Both relate closely to the nonlinear loading impact of digital circuits. Consequently, accurate estimation of the latter is critical. In this paper, we present extraction techniques that automatically generate a family of small, time-varying macromodels for digital cell libraries, at the time of their library characterization. Our approach is based on importing and adapting the time-varying pade (TVP) method, for linear time-varying (LTV) model reduction, from the mixed-signal macromodelling domain. Our approach features naturally higher accuracy than previous ones, and in addition, offers the user a tradeoff between accuracy and macromodel complexity. A key attraction of our approach is that it can be merged into cell library extraction methodologies to produce accurate-by-construction noise models for digital blocks. Simulations and comparisons confirming the efficacy of our approach are provided.
Keywords :
integrated circuit design; integrated circuit noise; mixed analogue-digital integrated circuits; modelling; power distribution reliability; reduced order systems; cell library extraction; digital aggressors; digital cell libraries; extraction techniques; ground noise prediction; linear time varying model reduction; macromodelling; mixed signal circuit design; network reliability assessment; noise analysis; power distribution network; power noise prediction; submicron digital circuit design; substrate noise prediction; time varying macromodel; time varying pade method; Circuit noise; Circuit synthesis; Digital circuits; Inductance; Power supplies; Power systems; Software libraries; Switches; System-on-a-chip; Voltage;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
Print_ISBN :
0-7695-2085-5
DOI :
10.1109/DATE.2004.1268984