DocumentCode :
403616
Title :
Soft faults and the importance of stresses in memory testing
Author :
Al-Ars, Zaid ; Van de Goor, Ad J.
Author_Institution :
Fac. of EE, Delft Univ. of Technol., Netherlands
Volume :
2
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
1084
Abstract :
Memory testing in general, and DRAM testing in particular, has become greatly dependent on the modification of stresses (timing, temperature and voltages) in a way that is difficult to justify using the current understanding of memory faults. This paper introduces a new class of fault models (soft faults) based on a special classification of memory faults, that shows why it is fundamentally necessary to apply stresses. The paper calculates the relative probability of soft faults for a specific failure mechanism and compares this probability in DRAMs with that in SRAMs. In addition, the concept of soft faults is validated using defect injection and electrical simulation of a Spice DRAM model.
Keywords :
DRAM chips; SRAM chips; digital simulation; fault diagnosis; integrated circuit testing; probability; DRAM testing; SRAM; digital simulation; dynamic random access memory; electrical simulation; integrated circuit testing; memory faults; memory testing; probability; soft faults; spice DRAM model; static RAM; Capacitors; Electrical fault detection; Failure analysis; Probability; Random access memory; Sociotechnical systems; Stress; Testing; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1269037
Filename :
1269037
Link To Document :
بازگشت