DocumentCode :
403635
Title :
Efficient implementations of mobile video computations on domain-specific reconfigurable arrays
Author :
Khawam, Sami ; Baloch, Sajid ; Pai, Arjun ; Ahmed, Imran ; Aydin, Nizamettin ; Arslan, Tughrul ; Westall, Fred
Author_Institution :
School of Electronics and Engineering, University of Edinburgh, Edinburgh, UK
Volume :
2
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
1
Lastpage :
6
Abstract :
Mobile video processing as defined in standards like MPEG-4 and H.263 contains a number of timeconsuming computations that cannot be efficiently executed on current hardware architectures. The authors recently introduced a reconfigurable SoC platform that permits a low-power, high-throughput and flexible implementation of the motion estimation and DCT algorithms. The computations are done using domainspecific reconfigurable arrays that have demonstrated up to 75% reduction in power consumption when compared to generic FPGA architecture, which makes them suitable for portable devices. This paper presents and compares different configurations of the arrays to efficiently implementing DCT and motion estimation algorithms. A number of algorithms are mapped into the various reconfigurable fabrics demonstrating the flexibility of the new reconfigurable SoC architecture and its ability to support a number of implementations having different performance characteristics.
Keywords :
C language; analogue-digital conversion; automatic test pattern generation; digital simulation; fault diagnosis; formal verification; hardware description languages; high level synthesis; integrated circuit reliability; integrated circuit testing; low-power electronics; memory architecture; microprocessor chips; mixed analogue-digital integrated circuits; nanotechnology; pipeline processing; smart cards; system-on-chip; SAT; SoC testing; SystemC; SystemVerilog; TPG; analogue system performance modelling; analogue test; architectural-level power management; architecture exploration; circuit-level performance modelling; communication-centric optimisations; diagnosis constrained testing; digital systems simulation; energy efficiency; formal verification; functional information; hardware-software system design; high security smartcards; high-frequency test; high-level synthesis; interconnect technology scaling; low power systems; low-power design; low-power logic; memory hierarchies; memory usage; mixed-signal circuits; nanometer technologies; on-line testing; parasitic-aware analogue design; power aware design; reconfigurable computing; reliability; scheduling; source-level optimisations; structural information; system level analysis; system level design; system level modelling; Computer architecture; Discrete cosine transforms; Energy consumption; Field programmable gate arrays; Hardware; MPEG 4 Standard; Mobile computing; Motion estimation; Portable computers; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
Conference_Location :
Paris, France
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1269064
Filename :
1269064
Link To Document :
بازگشت