DocumentCode :
403642
Title :
Circularscan: a scan architecture for test cost reduction
Author :
Arslan, Baris ; Orailoglu, Alex
Author_Institution :
Dept. of Comput. Sci. & Eng., California Univ., San Diego, La Jolla, CA, USA
Volume :
2
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
1290
Abstract :
Scan-based designs are widely used to decrease the complexity of the test generation process; nonetheless, they increase test time and volume. A new scan architecture is proposed to reduce test time and volume while retaining the original scan input count. The proposed architecture allows the use of the captured response as a template for the next pattern with only the necessary bits of the captured response being updated while observing the full captured response. The theoretical and experimental analysis promises a substantial reduction in test cost for large circuits.
Keywords :
automatic test pattern generation; boundary scan testing; cost reduction; logic testing; circularscan; scan architecture; scan based designs; test cost reduction; test generation process; Automatic testing; Circuit faults; Circuit testing; Computer architecture; Computer science; Costs; Design engineering; Fault detection; Moore´s Law; Pins;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1269073
Filename :
1269073
Link To Document :
بازگشت