DocumentCode :
403669
Title :
Realizable reduction for electromagnetically coupled RLMC interconnects
Author :
Jiang, Rong ; Chen, Charlie Chung-Ping
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin-Madison Univ., Madison, WI, USA
Volume :
2
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
1400
Abstract :
This paper presents a realizable RLMC reduction algorithm for extracted interconnect circuits based on two effective approaches: RL branch reduction and RC/LC node reduction. Our algorithm takes advantage of some structures existing extensively in interconnect circuits and hence has extremely fast execution time. It takes about 8 seconds to reduce a circuit of over 300,000 elements while maintaining 3% error and 75% element reduction ratio.
Keywords :
coupled circuits; electromagnetic coupling; RC/LC node reduction; RL branch reduction; electromagnetically coupled RLMC interconnects; interconnect circuits; realizable RLMC reduction algorithm; resistance-capacitance/inductance-capacitance node reduction; resistance-inductance branch reduction; Automatic testing; Capacitance; Coupling circuits; Design automation; Electromagnetic coupling; Europe; Impedance; Inductance; Integrated circuit interconnections;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1269106
Filename :
1269106
Link To Document :
بازگشت