DocumentCode :
405723
Title :
FMAP: a technology mapping algorithm for FPGA with MUX-LUT mixed architecture
Author :
Tong Jiarong ; Chiang, Charles
Volume :
2
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
812
Abstract :
Because of its advantages of the short design turnaround time and the convenience and low cost in integrated circuit prototyping and verification, the field programmable gate array (FPGA) has been widely utilized in many fields of electronic design. In this paper, a technology mapping algorithm for FPGA with MUX-LUT mixed architecture is presented. This algorithm, FMAP, is used in a design-aided software system for FPGA, which is developed specifically for an FPGA chip. FDP, with MUX-LUT mixed architecture. The bench marking result of technology mapping for FDP by FMAP is compared to the result of the Xilinx series by their own design system. The result is also presented in this paper.
Keywords :
field programmable gate arrays; integrated circuit design; logic design; table lookup; FMAP; FPGA; MUX-LUT mixed architecture; Xilinx series; bench marking; design turnaround time; design-aided software system; electronic design; field programmable gate array; integrated circuit prototyping; integrated circuit verification; technology mapping algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277334
Filename :
1277334
Link To Document :
بازگشت