DocumentCode :
405724
Title :
Design and implementation of a new FPGA architecture
Author :
Ma Xiaojun ; Tong Jiarong
Author_Institution :
Syst. State Key Lab., Fudan Univ., Shanghai, China
Volume :
2
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
816
Abstract :
FPGA is widely applied in datapath applications, so it´s an important design issue to contrive FPGA architecture fit for datapath circuit implementation. In this paper, we describe a new FPGA architecture - FDEGA (Field-programmable Datapath Enhanced Gate Array). The LC of FDEGA is optimized for datapath implementation and can be programmed as either combinational or sequential device. FDEGA has hierarchical interconnection architecture. A chip with 16*16 LC array has been fabricated, and the design of LC and interconnection has been tested, and circuit sample chosen from practical digital system design has been implemented in FDEGA. The result proves that our design of FDEGA is correct.
Keywords :
circuit optimisation; field programmable gate arrays; logic design; FDEGA; FPGA architecture; LC array; combinational device; datapath applications; datapath circuit implementation; datapath implementation; digital system design; field-programmable datapath enhanced gate array; hierarchical interconnection architecture; sequential device;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277335
Filename :
1277335
Link To Document :
بازگشت