DocumentCode :
405754
Title :
Path-based timing optimization by buffer insertion with accurate delay model
Author :
Yiqian Zhang ; Qiang Zhou ; Xianlong Hong ; Yici Cai
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Volume :
1
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
89
Abstract :
With progress in VLSI sub-micron technology, interconnect delay has become a dominant factor in chip timing, and interconnect optimization has become a critical step in the high performance design of VLSI. In this paper, an algorithm of path-based timing optimization by buffer insertion is presented. The algorithm adopts a high order model to estimate interconnect delay and a nonlinear delay model based on look-up table for gate delay estimation. And heuristic method of buffer insertion is presented to reduce delay. The algorithm is tested by industrial circuit case. Experimental results show that our algorithm can optimize the timing of circuit efficiently and the timing constraint is satisfied.
Keywords :
VLSI; buffer circuits; circuit optimisation; delay estimation; delays; heuristic programming; table lookup; timing circuits; VLSI design; VLSI submicron technology; accurate delay model; buffer insertion; chip timing; gate delay estimation; heuristic method; high order model; industrial circuits; interconnect delay estimation; interconnect optimization; lookup table; nonlinear delay model; path based timing optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277497
Filename :
1277497
Link To Document :
بازگشت