DocumentCode :
405770
Title :
Automated analog circuits symmetrical layout constraint extraction by partition
Author :
Su Yi ; Sheqin Dong ; Qingsheng Hao ; Xiangqing He ; Xianlong Hong
Author_Institution :
Dept. of Comput. Sci., Tsinghua Univ., Beijing, China
Volume :
1
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
166
Abstract :
In this paper, a method to partition a CMOS analog circuit to extract symmetrical layout constraints of the circuit is presented. We implement it as a program that will be apart of an automatic analog circuit layout constraints extraction tool. To find the symmetrical parts in an analog circuit and transform them as layout constraints to the automatic placement/route tool is the main function of the implemented program A partition algorithm similar to that of comparison method once used to verify the circuit layout against the netlist of the circuit is used for our purpose. The labeling/relabeling process of that method is changed by combining the consideration of the direction of signal flow in the circuit. Experimental results demonstrated that our method is sufficient and effective for analog circuit symmetrical layout constraint extraction.
Keywords :
CMOS analogue integrated circuits; integrated circuit layout; CMOS analog circuit partition; analog circuit symmetrical layout; analog transform; automated analog circuit layout; automatic placement/route tool; circuit netlist; complementary metal oxide semiconductor; labeling process; partition algorithm; relabeling process; signal flow; symmetrical layout constraint extraction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277515
Filename :
1277515
Link To Document :
بازگشت