DocumentCode :
405809
Title :
Rectilinear Steiner Minimal Tree among obstacles
Author :
Yang Yang ; Qi Zhu ; Tong Jing ; Xianlong Hong ; Yin Wang
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Volume :
1
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
348
Abstract :
Rectilinear Steiner Minimal Tree (RSMT) is one of the key problems in VLSI/ULSI physical design. RSMT construction among obstacles is often used as an accurate estimation for wire length and delay throughout the process of routing, even placement and floorplanning. This paper studies RSMT problem among obstacles and presents an O(mn) 2-step heuristic for multi-terminal tree construction, where m is the number of obstacles and n is the number of terminals. This heuristic has been implemented and tested on MCNC benchmarks. The experimental results are encouraging.
Keywords :
ULSI; VLSI; integrated circuit layout; network routing; trees (mathematics); MCNC benchmarks; O(mn) 2 step heuristic; VLSI/ULSI physical design; floorplanning; multiterminal tree construction; obstacles; rectilinear Steiner minimal tree construction; routing process; wire length;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277559
Filename :
1277559
Link To Document :
بازگشت