DocumentCode :
405824
Title :
A novel method in design optimization of instruction decoder and micro-control unit for ILP DSPs
Author :
Lu Wan ; Jin Chen
Author_Institution :
IC & Syst. Res. Center, Shanghai JiaoTong Univ., China
Volume :
1
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
417
Abstract :
In this paper, we present several new techniques for designing an efficient instruction decoder and micro-control unit for Instruction Level Parallelism (ILP) Digital signal processors (DSPs). These techniques focus on reduction of chip area and power consumption. Separated Instruction Decoding (SID) technique is used to decrease the number of control signals and is effective in reducing power consumption. Decoder Structure Optimization (DSO) techniques including instruction merging, pattern splitting, priority ordering help to design low power Instruction Decoding Unit (IDU) and Program Control Unit (PCU). Experiment results show the proposed approach is effective. The new method was used successfully in the design of a fixed-point 24-bit DSP core. These techniques are also suitable to design other programmable DSPs or Application specific Instruction Set Processors (ASIPs).
Keywords :
circuit optimisation; decoding; digital signal processing chips; instruction sets; low-power electronics; microcontrollers; 24-bit DSP core; ASIP; DSO; IDU; ILP; PCU; application specific instruction set processors; chip area reduction; decoder structure optimization; design optimization; instruction decoder; instruction level parallelism; low power instruction decoding unit; microcontrol unit; power consumption; program control unit; programmable DSP; programmable digital signal processors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277576
Filename :
1277576
Link To Document :
بازگشت