DocumentCode :
405830
Title :
Implementation of precise exception in a 5-stage pipeline embedded processor
Author :
Liu Zhenyu
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Volume :
1
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
447
Abstract :
An exception is precise if the saved processor state corresponds with the sequential model of program execution where one instruction completes before the next begins. In a pipelined processor, precise exception is difficult to achieve because an instruction must pass several stages before it modifies the processor´s state and many instructions are simultaneously being processed in the different phases of the execution. In this paper, an approach is provided to implement the 5-stage pipeline RISC processor precise exception in details.
Keywords :
embedded systems; instruction sets; pipeline processing; reduced instruction set computing; 5-stage pipeline RISC processor; 5-stage pipeline embedded processor; pipelined processor; processors state; program execution; reduced instruction set computing; sequential model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277582
Filename :
1277582
Link To Document :
بازگشت