DocumentCode :
405832
Title :
A dynamic random instruction and stimulus generation for functional verification of embedded processor
Author :
Yan Xiaolang
Volume :
1
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
459
Abstract :
An efficient dynamic instruction and stimulus generator and its associated methodology are introduced in this paper. They have been used in the functional verification of a high performance low-power embedded processor. The generator reads in test scripts with a set of predefined syntax and generates random instructions which are fed to the processor. The generator is also used to generate purely random stimuli with one of the five random modes. It can be running forever, until it catches some function bug. This methodology is proved to have significantly reduced verification cycle, improved test coverage, and facilitated developing a complex embedded processor.
Keywords :
embedded systems; formal verification; instruction sets; low-power electronics; dynamic random instruction generation; functional verification; high performance low power embedded processor; predefined syntax; random modes; stimulus generation; stimulus generator; test scripts; verification cycle;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277585
Filename :
1277585
Link To Document :
بازگشت