DocumentCode :
407550
Title :
Nanoscale science and technology - a device and engineering perspective
Author :
Wong, H. -S Philip
Author_Institution :
IBM Res. Div., T.J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2003
fDate :
16-18 Dec. 2003
Firstpage :
9
Abstract :
Present-day silicon CMOS has already entered the nanoscale era, with general lithography feature size at 90 nm and minimum gate lengths below 50 nm. Continued device performance improvement is possible only through a combination of device scaling with new device structure and/or new materials. This paper reviews the recent progress in continuing CMOS scaling by introducing new device structures and new materials. Starting from an analysis of the sources of device performance improvements, we present technology options to achieving these performance enhancements.
Keywords :
CMOS integrated circuits; elemental semiconductors; nanolithography; silicon; 90 nm; Si; continuing CMOS scaling; device structure; gate length; lithography; nanoscale science; nanoscale technology; silicon CMOS; CMOS technology; Chemical technology; Costs; Fabrication; Lithography; Manufacturing; Nanoscale devices; Self-assembly; Transistors; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2003 IEEE Conference on
Print_ISBN :
0-7803-7749-4
Type :
conf
DOI :
10.1109/EDSSC.2003.1283472
Filename :
1283472
Link To Document :
بازگشت