DocumentCode
408466
Title
Low-race Split-level Charge-Recycling Pass-transistor Logic (LSCPL) for low power
Author
Rasouli, S.H. ; Afzali-Kusha, A. ; Khademzadeh, A. ; Nourani, M.
Author_Institution
Dept. of Electr. & Comput. Eng., Tehran Univ., Iran
fYear
2003
fDate
9-11 Dec. 2003
Firstpage
243
Lastpage
246
Abstract
In this paper a novel logic family called Low-race Spilt-level Charge-Recycling Pass-transistor Logic (LSCPL) has been proposed that employs a new output driver. LSCPL has high deriving capability due to separating load from pass transistor logic and has less power consumption and smaller delay compared to previously charge recycling logic. It has an additional benefit of lower sensitivity to signal skew. Using new regenerator in LSCPL leads to complete elimination of controller in the circuit, hence the number of transistors was greatly reduced compared to previous Spilt-level Precharge Differential Logic (SPDL). Improvements in the parameters are confirmed by simulating a two input NAND gate.
Keywords
integrated circuit modelling; logic gates; low-power electronics; NAND gate; low race split level charge recycling pass transistor logic; power consumption; recycling logic; sensitivity; signal skew; spilt level precharge differential logic; CMOS logic circuits; Circuit simulation; Delay; Driver circuits; Energy consumption; Logic circuits; Logic design; MOS devices; Recycling; Telecommunications;
fLanguage
English
Publisher
ieee
Conference_Titel
Microelectronics, 2003. ICM 2003. Proceedings of the 15th International Conference on
Print_ISBN
977-05-2010-1
Type
conf
DOI
10.1109/ICM.2003.1287786
Filename
1287786
Link To Document