DocumentCode :
409720
Title :
Logical effort analysis of multi-port register file architectures
Author :
Burgess, Neil
Author_Institution :
Sch. of Eng., Cardiff Univ., Wales, UK
Volume :
1
fYear :
2003
fDate :
9-12 Nov. 2003
Firstpage :
887
Abstract :
This paper introduces a simple delay model for register files based on the concepts of logical effort. The model takes the number and wordlength of registers, and the numbers of read and write ports as input parameters, and returns a delay estimate in FO4 ("fan-out of 4 inverters") units. The model shows that the number of registers has the greatest impact on the register file\´s read and write delays, whereas the wordlength of the registers and the number of ports have a smaller impact on the access delays.
Keywords :
delay estimation; logic design; multiport networks; shift registers; access delays; delay estimation; logical effort analysis; multiport register file architectures; wordlength; Cache storage; Clocks; Decoding; Delay estimation; Inverters; Logic; Read-write memory; Registers; Tiles; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2004. Conference Record of the Thirty-Seventh Asilomar Conference on
Print_ISBN :
0-7803-8104-1
Type :
conf
DOI :
10.1109/ACSSC.2003.1292039
Filename :
1292039
Link To Document :
بازگشت