DocumentCode :
411505
Title :
A novel low power low voltage full adder cell
Author :
Chang, Chip-Hong ; Zhang, Mingyan ; Gu, Jiangmin
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore
Volume :
1
fYear :
2003
fDate :
18-20 Sept. 2003
Firstpage :
454
Abstract :
The power-delay product is a direct measurement of the energy expended per operational cycle of an arithmetic circuit. Lowering the supply voltage of the full adder cell to achieve low power-delay product is a sensible approach to dramatically improve the power efficiency at sustainable speed of arithmetic circuits composed of such instances at high level design. In this paper, a novel design of a low power 1-bit full adder cell is proposed where the simultaneous generation of XOR and XNOR outputs by pass logic is exploited but with swing restoration circuit added to make ultra low voltage operation down to 0.5 V feasible. A novel complementary CMOS carry generation circuit is devised to produce full-swing and balanced outputs with strong drivability. Simulation results show that our full adder circuit outstrips many latest designs in energy efficiency and has the lowest power-delay product over a wide range of voltages among several low power adder cells of different CMOS logic styles.
Keywords :
CMOS logic circuits; adders; low-power electronics; CMOS carry generation circuit; XNOR output; XOR output; arithmetic circuits; low power low voltage full adder cell; pass logic; swing restoration circuit; Adders; Arithmetic; CMOS logic circuits; Circuit simulation; Energy efficiency; Energy measurement; Logic circuits; Logic design; Low voltage; Power generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing and Analysis, 2003. ISPA 2003. Proceedings of the 3rd International Symposium on
Print_ISBN :
953-184-061-X
Type :
conf
DOI :
10.1109/ISPA.2003.1296940
Filename :
1296940
Link To Document :
بازگشت