Title :
A protection mechanism for intellectual property rights (IPR) in FPGA design environment
Author :
Adi, Wael ; Soudan, Bassel ; Kassab, Nizar
Author_Institution :
Etisalat Coll. of Eng., Ajman Univ. of Sci. & Technol., United Arab Emirates
Abstract :
One of the major difficulties in offering new VLSI designs is protecting the designer´s intellectual property rights (IPR). It often requires limited field deployment and testing before a novel implementation may be accepted for general use. The difficulty arises in the need to deploy the design for testing while disabling the tester from deciphering the design details. A similar requirement applies when the designer is interested in limiting the number of deployments as part of a business agreement. This work leverages the similarities between the issues of IPR protection in the hardware and software arenas and presents a novel solution to protect the use of designs in the FPGA hardware environment. The mechanisms used are based on hardware-supported design encryption and secured authentication protocols.
Keywords :
VLSI; cryptography; field programmable gate arrays; industrial property; integrated circuit design; integrated circuit testing; logic design; logic testing; message authentication; protocols; FPGA design environment; FPGA hardware environment; IPR protection; VLSI designs; business agreement; design testing; field testing; hardware-supported design encryption; intellectual property rights protection mechanism; limited deployments; limited field deployment; secured authentication protocols; tester design details deciphering; Authentication; Educational institutions; Field programmable gate arrays; Hardware; Intellectual property; Manufacturing; Programming profession; Protection; Testing; Very large scale integration;
Conference_Titel :
Electronics, Circuits and Systems, 2003. ICECS 2003. Proceedings of the 2003 10th IEEE International Conference on
Print_ISBN :
0-7803-8163-7
DOI :
10.1109/ICECS.2003.1301984