• DocumentCode
    415848
  • Title

    Effects of geometry and temperature cycle on the reliability of WLCSP solder joints

  • Author

    Chaparala, S.C. ; Rogemann, Brian D. ; Pitarresi, James M. ; Sammakia, Bahgat G. ; Jackson, John ; Griffin, Garry ; Mchugh, Tom

  • Author_Institution
    Dept. of Mech. Eng., State Univ. of New York, Binghamton, NY, USA
  • Volume
    2
  • fYear
    2004
  • fDate
    1-4 June 2004
  • Firstpage
    287
  • Abstract
    The Wafer Level-Chip-Scale Package (WLCSP) is designed to have external dimensions equal to that of the silicon device. This new package type is an extension of flip chip packaging technology to standard surface mount technology. The package has been targeted for low pin count (less than 30) and has high volume applications such as cellular phones, hand-held PDAs, etc. The WL-CSP is typically used without underfill and so solder joint reliability is a prime concern. Thus it is imperative to have a good understanding of the various design parameters of the package that affect the reliability of the solder joint. This paper presents the effect of geometrical parameters such as die size, die thickness, solder joint diameter and height on the reliability of solder joints. The effects of different dwell times, temperature range and ramp rates on the reliability of the solder joints is also studied by applying different temperature cycles to the package. A 16 I/O ADI WLCSP called MicroCSP is used as the primary test vehicle for the thermal cycling tests performed with different ramp/hold profiles. The energy-based model developed by Robert Darveaux is used to assess the reliability of solder joints.
  • Keywords
    chip scale packaging; circuit reliability; failure analysis; finite element analysis; flip-chip devices; integrated circuit interconnections; moire fringes; solders; surface mount technology; cellular phone; die size; die thickness; dwell time; energy based model; flip chip packaging technology; geometrical parameters; hand held PDA; low pin count; microCSP; primary test vehicle; ramp rate; reliability; solder joint; surface mount technology; temperature cycle; thermal cycling test; wafer level chip scale package; Cellular phones; Flip chip; Geometry; Packaging; Personal digital assistants; Silicon devices; Soldering; Surface-mount technology; Temperature distribution; Testing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Thermal and Thermomechanical Phenomena in Electronic Systems, 2004. ITHERM '04. The Ninth Intersociety Conference on
  • Print_ISBN
    0-7803-8357-5
  • Type

    conf

  • DOI
    10.1109/ITHERM.2004.1318295
  • Filename
    1318295