Title :
Fast and accurate parasitic capacitance models for layout-aware synthesis of analog circuits
Author :
Agarwal, Abhishek ; Sampath, H. ; Yelamanchili, V. ; Vemuri, R.
Author_Institution :
University of Cincinnati, USA
Abstract :
Considering layout effects early in the analog design process is becoming increasingly important. We propose techniques for estimating parasitic capacitances based on look-up tables and multi-variate linear interpolation. These models enable fast and accurate estimation of parasitic capacitances and are very suitable for use in a synthesis flow. A layout aware methodology for synthesis of analog CMOS circuits using these parasitic models is presented. Results indicate that the proposed synthesis system is fast as compared to a layout-inclusive synthesis approach.
Keywords :
Algorithm design and analysis; Analog circuits; CMOS analog integrated circuits; Circuit synthesis; Hardware; Integrated circuit interconnections; Interpolation; Parasitic capacitance; Process design; Semiconductor device modeling;
Conference_Titel :
Design Automation Conference, 2004. Proceedings. 41st
Conference_Location :
San Diego, CA, USA
Print_ISBN :
1-51183-828-8