DocumentCode :
417943
Title :
A novel queuing architecture for background calibration of pipeline ADCs
Author :
Savla, Anup ; Leonard, Jennifer ; Ravindran, Arun
Author_Institution :
Dept. of Comput. & Electr. Eng., Ohio State Univ., Columbus, OH, USA
Volume :
1
fYear :
2004
fDate :
23-26 May 2004
Abstract :
A queuing architecture for background calibration of pipeline ADCs is presented. By controlling the ADC conversion rate this queue enables dynamic control of the calibration rate and achieves required gain estimates in fewer conversion cycles than previously reported designs. The queue can store any required number of input samples during the calibration cycle without contributing extra noise to the input signal path. The architecture also facilitates calibration of front-end sample and holds (S/Hs) in pipeline ADCs. Operation of the queue is demonstrated with existing background calibration algorithms and dynamic calibration rate control is demonstrated with the use of a 12-stage pipeline model. Existing queue designs are evaluated and compared qualitatively with the proposed architecture.
Keywords :
analogue-digital conversion; calibration; pipeline processing; queueing theory; sample and hold circuits; ADC conversion rate; background calibration; calibration cycle; conversion cycles; dynamic calibration rate control; dynamic control; front-end sample and holds; gain estimation; input samples; pipeline ADCs; pipeline model; queue designs; queuing architecture; Analog computers; Calibration; Clocks; Computer architecture; Heuristic algorithms; Interpolation; Pipelines; Sampling methods; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1328132
Filename :
1328132
Link To Document :
بازگشت