Title :
Low thermal error sampling comparator for accurate settling measurements
Author :
Bergman, D.I. ; Waltrip, B.C.
Author_Institution :
National Inst. of Stand. & Technol., Gaithersburg, MD, USA
Abstract :
A new sampling comparator design employing a signal-dependent biasing scheme is described. The dynamic bias significantly reduces signal-induced thermal error in the comparator. The circuit design approach is applicable to comparators intended for use in equivalent-time, successive approximation analog-to-digital conversion where required bandwidths may exceed 1 GHz and digitizing resolution may be as high as 16 bits. The technique is well suited for high accuracy settling measurements where thermal tail error can undermine the achievable settling response of an otherwise high bandwidth sampler. The new comparator design is a logical follow-up to previous work in which front-end bias on/off switching was employed. A prototype circuit has been fabricated in a 1.5 μm BiCMOS process. In the prototype device, the technique reduces settling error of 300 ns from 800 μV/V from dc to 1 MHz.
Keywords :
BiCMOS integrated circuits; analogue-digital conversion; comparators (circuits); error correction; integrated circuit design; signal sampling; switching circuits; 0 to 1 MHz; 1.5 micron; 300 ns; BiCMOS; analog-to-digital conversion; circuit fabrication; comparator design; digitizing resolution; dynamic biasing; front-end bias on-off switching; high bandwidth sampler; sampling comparator; settling error reduction; settling measurement; settling response; signal-dependent biasing; signal-induced thermal error; successive approximation; thermal error reduction; thermal tail error; Analog-digital conversion; Bandwidth; Circuits; Instruments; Logic testing; NIST; Probes; Prototypes; Sampling methods; Signal resolution;
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
DOI :
10.1109/ISCAS.2004.1328246