• DocumentCode
    418077
  • Title

    Modelling and optimization of low pass continuous-time sigma delta modulators for clock jitter noise reduction

  • Author

    Hernández, L. ; Wiesbauer, A. ; Patón, S. ; Di Giandomencio, A.

  • Author_Institution
    Univ. Carlos III de Madrid, Spain
  • Volume
    1
  • fYear
    2004
  • fDate
    23-26 May 2004
  • Abstract
    This work presents a system level model of the clock jitter influence in certain types of continuous time sigma delta modulators. The model helps the design of such modulators by speeding up the simulations, predicting analytically the SNR degradation and providing a practical way to minimize the jitter sensitivity of the modulator. Simulations and theoretical developments are contrasted with measurements in a real chip.
  • Keywords
    continuous time filters; jitter; low-pass filters; sigma-delta modulation; SNR degradation; clock jitter noise reduction; continuous-time sigma delta modulators; jitter sensitivity; low pass sigma delta modulators; Analytical models; Clocks; Degradation; Delta modulation; Delta-sigma modulation; Jitter; Noise reduction; Predictive models; Semiconductor device measurement; Signal to noise ratio;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
  • Print_ISBN
    0-7803-8251-X
  • Type

    conf

  • DOI
    10.1109/ISCAS.2004.1328384
  • Filename
    1328384