DocumentCode :
418528
Title :
ESD protection design for IC with power-down-mode operation
Author :
Ker, Ming-Dou ; Lin, Kun-Hsien
Author_Institution :
Nanoelectron. & Gigascale Syst. Lab., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
2
fYear :
2004
fDate :
23-26 May 2004
Abstract :
A new ESD protection design for IC with power-down operation is proposed. By adding a VDD ESD bus line and diodes into the new ESD protection scheme, the leakage current from I/O pin to VDD power line can be blocked to avoid malfunction under the power-down-mode operating condition. Under normal circuit operating condition, the proposed ESD protection schemes have no leakage path to interfere with the normal circuit functions. Power-rail ESD clamp circuits between the VDD/VSS power lines and VDD ESD bus line are used to achieve whole-chip ESD protection design. From the experimental results, the human-body-model (HBM) ESD level of the new proposed ESD protection schemes can be greater than 7.5 kV in a 0.35-μm silicided CMOS process.
Keywords :
CMOS integrated circuits; electrostatic discharge; integrated circuit design; integrated circuit reliability; leakage currents; power supply circuits; protection; 0.35 micron; ESD bus line; ESD protection design; IC design; VDD power lines; VSS power lines; circuit functions; diodes; human body model; leakage current; leakage path; power down mode operation; power-rail ESD clamp circuits; silicided CMOS process; Circuits; Clamps; Diodes; Electrostatic discharge; Electrostatic interference; Leakage current; Power system protection; Stress; System-on-a-chip; Variable structure systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1329372
Filename :
1329372
Link To Document :
بازگشت