Title :
A parameterized power-aware IP core generator for the 2-D 8×8 DCT/IDCT
Author :
Ju, Rei-Chin ; Chen, Jia-Wei ; Guo, Jiun-In ; Chen, Tien-Fu
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ., Chia-Yi, Taiwan
Abstract :
This paper proposes a parameterized power-aware IP core generator for the 2-D 8×8 DCT/IDCT. For meeting different performance requirements, we provide a set of parameters in configuring the proposed IP generator including the types of DCT/IDCT architectures, the word-lengths of datapath, and the functions of transform. We adopt two different approaches in designing the 2-D DCT/IDCT including the high throughput adder-based approach and the low-cost group distributed arithmetic (GDA) approach, which exhibits different power dissipation and performance. In addition to generating the synthesizable Verilog code and the associated supporting files for the IP core, the proposed power-aware IP generator can also perform the data precision analysis for users when trading-off the hardware cost, power consumption, and data precision in designing the DCT/IDCT IP for the portable multimedia applications.
Keywords :
adders; digital signal processing chips; discrete cosine transforms; distributed arithmetic; hardware description languages; industrial property; video coding; 2D 8×8 DCT-IDCT; DCT-IDCT architectures; Verilog; data precision analysis; data word length; group distributed arithmetic; high throughput adder based method; parametrized IP core generator; portable multimedia applications; power aware IP core generator; power dissipation; video coding; Arithmetic; Costs; Data analysis; Discrete cosine transforms; Energy consumption; Hardware design languages; Performance analysis; Power dissipation; Power generation; Throughput;
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
DOI :
10.1109/ISCAS.2004.1329385