• DocumentCode
    42004
  • Title

    A 3.7 mW Low-Noise Wide-Bandwidth 4.5 GHz Digital Fractional-N PLL Using Time Amplifier-Based TDC

  • Author

    Elkholy, Ahmed ; Anand, Tejasvi ; Woo-Seok Choi ; Elshazly, Amr ; Hanumolu, Pavan Kumar

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
  • Volume
    50
  • Issue
    4
  • fYear
    2015
  • fDate
    Apr-15
  • Firstpage
    867
  • Lastpage
    881
  • Abstract
    A digital fractional-N PLL that employs a high resolution TDC and a truly ΔΣ fractional divider to achieve low in-band noise with a wide bandwidth is presented. The fractional divider employs a digital-to-time converter (DTC) to cancel out ΔΣ quantization noise in time domain, thus alleviating TDC dynamic range requirements. The proposed digital architecture adopts a narrow range low-power time-amplifier based TDC (TA-TDC) to achieve sub 1 ps resolution. By using TA-TDC in place of a BBPD, the limit cycle behavior that plagues BB-PLLs is greatly suppressed by the TA-TDC, thus permitting wide PLL bandwidth. The proposed architecture is also less susceptible to DTC nonlinearity and has faster settling and tracking behavior compared to a BB-PLL. Fabricated in 65 nm CMOS process, the prototype PLL achieves better than -106 dBc/Hz in-band noise and 3 MHz PLL bandwidth at 4.5 GHz output frequency using 50 MHz reference. The PLL consumes 3.7 mW and achieves better than 490 fsrms integrated jitter. This translates to a FoMJ of -240.5 dB, which is the best among the reported fractional-N PLLs.
  • Keywords
    CMOS integrated circuits; UHF integrated circuits; delta-sigma modulation; dividing circuits; integrated circuit noise; jitter; low-power electronics; phase locked loops; time-digital conversion; ΔΣ fractional divider; ΔΣ quantization noise; BBPD; CMOS process; DTC; FoM; TA-TDC; bandwidth 4.5 GHz; digital fractional-N PLL; digital-to-time converter; frequency 3 MHz; frequency 50 MHz; gain -240.5 dB; jitter; low-noise wide-bandwidth; power 3.7 mW; size 65 nm; time amplifier-based TDC; time-digital conversion; Bandwidth; Clocks; Jitter; Phase locked loops; Phase noise; Quantization (signal); ADPLL; BBPD; DTC; LMS; Phase-locked loops (PLLs); TDC; digital PLL; digitally controlled oscillator (DCO); fractional divider; fractional-N; frequency synthesizer; jitter; time amplifier; wide bandwidth;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2014.2385753
  • Filename
    7027236