DocumentCode
421333
Title
Efficient mapping of hierarchical trees on coarse-grain reconfigurable architectures
Author
Rivera, F. ; Sanchez-Elez, M. ; Fernandez, M. ; Hermida, R. ; Bagherzadeh, Nader
Author_Institution
Departamento de Arquitectura de Computadores y Automatica, Univ. Complutense, Madrid, Spain
fYear
2004
fDate
8-10 Sept. 2004
Firstpage
30
Lastpage
35
Abstract
Reconfigurable architectures have become increasingly important in years. We present an approach to the problem of executing 3D graphics interactive applications onto these architectures. The hierarchical trees are usually implemented to reduce the data processed, thereby diminishing the execution time. We have developed a mapping scheme that parallelizes the tree execution onto a SIMD reconfigurable architecture. This mapping scheme considerably reduces the time penalty caused by the possibility of executing different tree nodes in SIMD fashion. We have developed a technique that achieves an efficient hierarchical tree execution taking decisions at execution time. It also promotes the possibility of data coherence in order to reduce the execution time. The experimental results show high performance and efficient resource utilization on tested applications.
Keywords
computer graphics; parallel processing; reconfigurable architectures; trees (mathematics); 3D graphics interactive applications; SIMD reconfigurable architecture; coarse-grain reconfigurable architectures; computer graphics; hierarchical tree mapping; Application software; Computer architecture; Digital signal processing; Graphics; Permission; Reconfigurable architectures; Resource management; Streaming media; Tree graphs; Vegetation mapping;
fLanguage
English
Publisher
ieee
Conference_Titel
Hardware/Software Codesign and System Synthesis, 2004. CODES + ISSS 2004. International Conference on
Print_ISBN
1-58113-937-3
Type
conf
DOI
10.1109/CODESS.2004.240659
Filename
1360475
Link To Document