DocumentCode :
422856
Title :
A new design strategy for the monolithic buck converters
Author :
Li, Geng ; Qinghua, Li ; Zhibiao, Shao
Author_Institution :
Sch. of Electron. & Inf. Eng., Xi´´an Jiaotong Univ.
Volume :
1
fYear :
2004
fDate :
14-16 Aug. 2004
Firstpage :
192
Abstract :
A general approach is proposed for minimizing the chip area and minimizing the efficiency of the fully integrated CMOS continuous mode buck converters. It shows that most significant portion of the area is occupied by the passive component such as capacitors and inductors. Some design-oriented performance equations are proposed to show the key factors that determine the features of the converters in this paper. Chip size and conversion efficiency of buck converters are discussed to establish necessary guidelines for selecting parameters of converters. As an example, a monolithically integrated buck converter is designed based on a 0.5 mum CMOS technology. Simulation results indicate that the designed buck converter with minimized die size can deliver energy up to 450 mW at 3 V output under the condition of 5 V input. The converter efficiency is 76.8% at 80 MHz switching frequency
Keywords :
CMOS integrated circuits; DC-DC power convertors; capacitors; inductors; monolithic integrated circuits; optimisation; 0.5 micron; 3 V; 450 mW; 5 V; 76.8 percent; 80 MHz; CMOS continuous mode buck converter; capacitor; chip area minimisation; chip size; conversion efficiency; design-oriented performance equation; inductor; monolithically integrated buck converter; passive component; switching frequency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics and Motion Control Conference, 2004. IPEMC 2004. The 4th International
Conference_Location :
Xi´an
Print_ISBN :
7-5605-1869-9
Type :
conf
Filename :
1377810
Link To Document :
بازگشت