DocumentCode :
424348
Title :
Theoretical framework for compositional sequential hardware equivalence verification in presence of design constraints
Author :
Khasidashvili, Zurab ; Skaba, Marcelo ; Kaiss, Daher ; Hanna, Ziyad
Author_Institution :
Intel, Haifa, Israel
fYear :
2004
fDate :
7-11 Nov. 2004
Firstpage :
58
Lastpage :
65
Abstract :
We are interested in sequential hardware equivalence (or alignability equivalence) verification of synchronous sequential circuits as stated in C. Pixley (1992). To cope with large industrial designs, the circuits must be divided into smaller subcircuits and verified separately. Furthermore, in order to succeed in verifying the subcircuits, design constraints must be added to the subcircuits. These constraints mimic "essential" behavior of the subcircuit environment. In this work, we extend the classical alignability theory in the presence of design constraints, and prove a compositionality result allowing inferring alignability of the circuits from alignability of the subcircuits. As a result, we build a divide and conquer framework for alignability verification. This framework is successfully used on Intel designs.
Keywords :
automatic test pattern generation; divide and conquer methods; formal verification; sequential circuits; Intel designs; alignability equivalence verification; alignability theory; alignability verification; compositional sequential hardware equivalence verification; design constraints; divide and conquer framework; industrial designs; inferring alignability; subcircuit environment; synchronous sequential circuits; Automatic test pattern generation; Binary decision diagrams; Chip scale packaging; Constraint theory; Delay; Equivalent circuits; Hardware; Logic; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2004. ICCAD-2004. IEEE/ACM International Conference on
ISSN :
1092-3152
Print_ISBN :
0-7803-8702-3
Type :
conf
DOI :
10.1109/ICCAD.2004.1382543
Filename :
1382543
Link To Document :
بازگشت