• DocumentCode
    424350
  • Title

    Fast simulation of VLSI interconnects

  • Author

    Jain, Jitesh ; Koh, Cheng-Kok ; Balakrishnan, Venkataramanan

  • Author_Institution
    Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
  • fYear
    2004
  • fDate
    7-11 Nov. 2004
  • Firstpage
    93
  • Lastpage
    98
  • Abstract
    This work introduces an efficient and accurate interconnect simulation technique. A new formulation for typical VLSI interconnect structures is proposed which, in addition to providing a compact set of modeling equations, also offers a potential for exploiting sparsity at the simulation level. Simulations show that our approach can achieve 50 × improvement in computation time and memory over INDUCTWISE (which in turn has been shown to be 400 × faster than SPICE) while preserving simulation accuracy.
  • Keywords
    VLSI; circuit simulation; integrated circuit design; integrated circuit interconnections; INDUCTWISE; VLSI interconnects; computation time improvement; fast simulation; interconnect simulation; modeling equations; simulation accuracy; Capacitance; Clocks; Computational modeling; Equations; Frequency; Inductance; Inductors; SPICE; Sparse matrices; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Aided Design, 2004. ICCAD-2004. IEEE/ACM International Conference on
  • ISSN
    1092-3152
  • Print_ISBN
    0-7803-8702-3
  • Type

    conf

  • DOI
    10.1109/ICCAD.2004.1382549
  • Filename
    1382549