DocumentCode :
424355
Title :
A power aware system level interconnect design methodology for latency-insensitive systems
Author :
Chandra, Vikas ; Schmit, Herman ; Xu, Anthony ; Pileggi, Larry
Author_Institution :
Tabula Inc., Santa Clara, CA, USA
fYear :
2004
fDate :
7-11 Nov. 2004
Firstpage :
275
Lastpage :
282
Abstract :
Latency-insensitive interconnects require first-in-first-out buffers (FIFO) for flow-control and storage. Interconnect delays are not scaling in proportion to the clock period and hence multiple stages of FIFOs will be needed for high performance interconnects. FIFOs in the interconnect are a significant contributor to the total power consumption. In this work, we propose a design methodology to synthesize a low power interconnect channel containing series connected FIFOs for latency-insensitive systems. Our approach is the first to consider and simultaneously optimize the channel clock frequency, voltage and the FIFO sizes to minimize the power consumption. For small problem size, we show that our approach finds solutions which are close to optimal. The power aware interconnect channel synthesis is affected by the system parameters like the data production rate and data consumption rate. The choice of optimal channel clock frequency, voltage and FIFO sizes can lead to power savings as high as 77.7%, 83.6% and 87% for a 3 stage, 4 stage and a 5 stage channel respectively.
Keywords :
buffer circuits; circuit optimisation; integrated circuit design; integrated circuit interconnections; low-power electronics; FIFO size optimization; channel clock frequency; data consumption rate; data production rate; first-in-first-out buffers; latency-insensitive interconnects; latency-insensitive systems; low power interconnect channel; power aware interconnect channel synthesis; power aware interconnect design methodology; power consumption minimization; system level interconnect design methodology; total power consumption; voltage optimization; Buffer storage; Clocks; Delay; Design methodology; Energy consumption; Frequency; Integrated circuit interconnections; Power system interconnection; Relays; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2004. ICCAD-2004. IEEE/ACM International Conference on
ISSN :
1092-3152
Print_ISBN :
0-7803-8702-3
Type :
conf
DOI :
10.1109/ICCAD.2004.1382586
Filename :
1382586
Link To Document :
بازگشت