• DocumentCode
    424401
  • Title

    Device Optimization for Ultra-Low Power Digital Sub-Threshold Operation

  • Author

    Paul, Bipul ; Raychowdhury, Arijit ; Roy, Kaushik

  • Author_Institution
    Purdue University, West Lafayette, IN
  • fYear
    2004
  • fDate
    11-11 Aug. 2004
  • Firstpage
    96
  • Lastpage
    101
  • Abstract
    Digital circuits operated in the sub-threshold region (supply voltage less than the transistor threshold voltage) can have orders of magnitude power advantage over standard CMOS circuits for applications requiring ultra-low power and medium frequency of operation. It is possible to implement sub-threshold logic circuits using the standard transistors that are designed primarily for ultra high performance super-threshold logic design. However, a Si MOSFET so optimized for performance in the super-threshold regime is not the best device to use in the sub-threshold domain. In this paper, we propose device designs apt for sub-threshold operation. Results show that the optimized device improves the delay and power delay product (PDP) of an inverter chain by 44% and 51%, respectively, over the normal super-threshold device operated in the sub-threshold region.
  • Keywords
    Device optimization; sub-threshold operation; ultra-low power applications; Device optimization; sub-threshold operation; ultra-low power applications;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
  • Conference_Location
    Newport Beach, CA, USA
  • Print_ISBN
    1-58113-929-2
  • Type

    conf

  • Filename
    1382970