DocumentCode :
424404
Title :
HotSpot Cache: Joint Temporal and Spatial Locality Exploitation for I-Cache Energy Reduction
Author :
Chia-Linx Chia-Lin Yang
Author_Institution :
National Taiwan University
fYear :
2004
fDate :
11-11 Aug. 2004
Firstpage :
114
Lastpage :
119
Abstract :
Power consumption is an important design issue of current embedded systems. It has been shown that the instruction cache accounts for a significant portion of the power dissipation of the whole chip. Several studies propose to add a cache (L0 cache) that is very small relative to the conventional L1 cache on chip for power optimization since a smaller cache has lower load capacitance. However, energy savings often come at the cost of performance degradation. In this paper, we propose a novel instruction cache architecture, the HotSpot cache, that achieves energy savings without sacrificing performance. The HotSpot cache identifies frequently accessed instructions dynamically and stores them in the L0 cache. Other instructions are placed only in the L1 cache. A steering mechanism is employed to direct an instruction to its allocated cache in the instruction fetch stage. The simulation results show that the HotSpot cache can achieve 52% instruction cache energy reduction on the average for a set of multimedia applications without performance degradation.
Keywords :
Embedded Systems; Instruction Cache; Low Power Design; Embedded Systems; Instruction Cache; Low Power Design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
Conference_Location :
Newport Beach, CA, USA
Print_ISBN :
1-58113-929-2
Type :
conf
Filename :
1382973
Link To Document :
بازگشت