• DocumentCode
    424427
  • Title

    A CPL-Based Dual Supply 32-bit ALU for Sub 180nm CMOS Technologies

  • Author

    Chatterjee, Biswendu ; Sachdev, Manoj ; Krishnamurthy, Ram

  • Author_Institution
    University of Waterloo, Canada
  • fYear
    2004
  • fDate
    11-11 Aug. 2004
  • Firstpage
    248
  • Lastpage
    251
  • Abstract
    In this paper we present the design of a high performance 32-bit ALU for low power applications. We use dual power supply scheme and CPL logic for non-critical units of the ALU. In addition, latches with only n-MOS clocked transistors are used to interface logic operating at different power supplies and achieve static power free operation. Our simulation results indicate that, for the 180nm-65nm CMOS technologies it is possible to reduce the ALU total energy by 18%-24%, with minimal delay degradation. In addition, there is up to 22%-32% reduction in leakage power in the standby mode.
  • Keywords
    DSM leakage control and scaling trends; dual supply ALU design; low power techniques; DSM leakage control and scaling trends; dual supply ALU design; low power techniques;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
  • Conference_Location
    Newport Beach, CA, USA
  • Print_ISBN
    1-58113-929-2
  • Type

    conf

  • Filename
    1382998